

#### Introduction

Phase-locked loops (PLL) are frequently used in communication applications. For example, they recover the clock from digital data signals (CDR), recover the carrier from satellite transmission signals, perform frequency and phase modulation and demodulation, and synthesize exact frequencies for receiver tuning. The PLL characteristics include bandwidth, noise, acquisition range and speed, dynamic range, stability and accuracy. After introducing the operating principles of the PLL, this note describes how to accomplish typical PLL characterization tests using the TDSJIT3 Jitter and Timing Analysis Application running on real-time oscilloscopes.

#### **Operating Principles of the PLL**

A PLL is a circuit that synchronizes both the frequency and phase of an output signal (generated by an oscillator) with a reference or input signal. In the synchronized (often called locked) state the phase error between the oscillator's output signal and the reference signal is zero, or remains constant. If a phase error builds up, a control mechanism acts on the oscillator in such a way that the phase error is again reduced to a minimum. In such a feedback control system the phase of the output signal is actually locked to the phase of the reference signal. This is why it is referred to as a phase-locked loop.

More Application, Information, and Pricing available at:





Application Note



Figure 1. PLL component diagram.

The PLL consists of three basic functional blocks: a voltage-controlled oscillator (VCO), a phase detector (PD) and a loop filter (LF) as shown in Figure 1.

The phase detector compares the input signal and the VCO output signal. The difference is filtered by the loop filter before it has been used to adjust the VCO. Since the LF is a low pass filter, it only allows the low frequency part of the phase difference to pass to the VCO. The high frequency part is filtered out. As a result, the PLL only tracks the low frequency variation and does not follow the high frequency variation.

When a PLL is modeled as a linear system, each block is represented by its transfer function as shown in Figure 2.

The input-output system is represented by the closed-loop transfer function. Two types of closed-loop transfer function are commonly used. One is the phase transfer function H(s) defined as

$$H(s) = \frac{\theta_{out}(s)}{\theta_{in}(s)}$$

The other is the error-transfer function  $H_e(s)$  defined as

$$H_e(s) = \frac{\theta_e(s)}{\theta_{in}(s)}$$

The phase transfer function H(s) is *low-pass*, while the error transfer function  $H_e(s)$  is *high-pass*. The relation between them is

#### $H_e(s) + H(s) = 1$

Note that this equation evaluates complex values. Since complex values have magnitudes and phases, the equation doesn't imply the magnitudes of these two transfer functions add up to 1.

The cutoff frequency of a system is typically defined as the frequency at which the magnitude gain has fallen to -3 dB. It is important to note whether the cutoff frequency is defined based on the phase transfer function or on the error transfer function. For example, if a first-order PLL has a phase transfer

function 
$$H(s) \!=\! rac{1}{s\!+\!1}$$
 , its corresponding error

transfer function  $H_e(s) = 1 - H(s)$  has the same cutoff frequency. However, if a second-order PLL has a phase transfer function  $H(s) = \frac{1.4s + 1}{s^2 + 1.4s + 1}$ , the

cutoff frequency of the phase transfer function and the cutoff frequency of the error transfer function are different, as shown in Figure 3.

# Characterize Phase-Locked Loop Systems Using Real Time Oscilloscopes Application Note



▶ Figure 2. Linear PLL model.



Figure 3. Bode plots: H(s) of first order (top left),  $H_{\theta}(s)$  of first order (bottom left), H(s) of second order (top right),  $H_{\theta}(s)$  of second order (bottom right). Red circle marks are -3dB gain points.

Application Note



▶ Figure 4. Setup for FM signal generation and measurement.

#### **Jitter Generation and Verification**

To characterize a PLL, a test signal with controlled jitter is required. Signal generators can generate such signals, but it is important to verify the rate and deviation of the test signal if the generator's modulation characteristics are unknown or uncalibrated. TDSJIT3 can be used to measure the jitter in the generated signal. The jitter generation measurement is the same as the jitter output measurement.

Jitter is defined as the time deviation from the nominal value. In practice, various types of jitter are used. Among them, period jitter and TIE (time interval error) jitter are commonly used. It is well known that the period jitter is the first-order difference of the TIE jitter, or conversely, that the TIE jitter is the integral of the period jitter since

$$\Delta p_n = p_n - p = [(n+1) x p + \Delta t_{n+1}] - (n x p + \Delta t_n) - p = \Delta t_{n+1} - \Delta t_n$$

where  $\Delta p_n$  is the period jitter,  $P_n$  is the actual period, p is the nominal period and  $\Delta t_n$  is the TIE jitter.

Frequency and phase are related variables. Since a PLL is phase locked-loop, the phase is the natural variable to look at for a PLL. The phase is the integral of the frequency and the frequency is the difference of phase. So the relation between the phase jitter and the frequency jitter is the same as that between the TIE jitter and the period jitter. The period jitter and frequency jitter have the following connection

$$\Delta f_n = f_n - f = \frac{1}{p_n} - \frac{1}{p} = \frac{1}{p + \Delta p_n} - \frac{1}{p} = \frac{1}{p}$$

$$(1 - \frac{\Delta p_n}{p} + O(\frac{\Delta p_n}{p})^2) - \frac{1}{p} \cong -\frac{1}{p^2} \Delta p_n$$
when  $\frac{\Delta p_n}{p} \ll 1$ 

When the period jitter is relatively small compared to the nominal period, the frequency jitter is proportional to the period jitter. If the period jitter is not small, then

the term  $O(\frac{\Delta p_n}{p})^2$  can not be neglected; the

frequency jitter and the period jitter will no longer be proportional to each other.

Application Note



Figure 5. Time trend plot of the frequency of the spread spectrum clock signal.



**Figure 6.** Time trend plot of the low pass filtered frequency of the spread spectrum clock signal.

In the following example, a triangular signal is used for frequency modulation (FM). In Figure 4, a function generator is used to generate triangular signal, which is used as the external modulating input of a signal generator. The RF output is then connected to a Tektronix TDS7404B real-time oscilloscope. TDSJIT3 running on the real-time oscilloscope is used to measure jitter.

Figure 5 shows a plot of the measured frequency vs. time as captured using TDSJIT3. In order to more clearly view the applied modulation, the high frequency noise should be removed. In TDSJIT3, this can be done using Measurements>Configure Meas>Filters and applying an appropriate low pass filter. (For this example a cutoff frequency of 2 MHz was used.) The result is shown in Figure 6.

From Figure 6, it is straightforward to verify both the rate and deviation of the modulating frequency, as well as the center frequency of the modulated carrier.

Application Note



Figure 7. Time trend plot of the low pass filtered period of the spread spectrum clock signal.



Figure 8. Time trend plot of the low pass filtered TIE of the spread spectrum clock signal.

Figure 7 shows that the (low pass filtered) period also has a triangular profile. This is because the modulation is a narrow band FM. The period change is relatively small, so the period jitter is proportional to the frequency jitter.

Note that the TIE jitter is the integral of the period jitter. Integrating a triangular function, as shown in Figure 8, has a shape similar to a sinusoidal function.

#### **PLL Jitter Tracking Performance Test**

The objective of the jitter tracking performance test is to learn how much jitter a PLL can handle on its

www.tektronix.com/accessories

input signal while still remaining locked. For any given modulating frequency, the PLL will fall out of lock when the jitter reaches a certain deviation. In this test, TDSJIT3 is used to verify the jitter level being applied to the PLL while the device under test typically provides an indication when it has fallen out of lock, as shown in Figure 9. The role of TDSJIT3 in this test is the same as its role in jitter generation test.

The magnitude and frequency of jitter can be easily measured and viewed using TDSJIT3. The time trend plot provides a clear time domain view as shown in Figure 10, and the spectrum plot gives the frequency domain view shown in Figure 11.



► Figure 9. PLL jitter tracking performance test setup.



Figure 10. Time domain view of jitter.



Figure 11. Frequency domain view of jitter.

Application Note

| ${ m J3}$ File Measurements Results Plot Log Utility Help |                      |         |  |                       |          |     | SJIT3 Jitter Ana | alysis 📃 🗙      |
|-----------------------------------------------------------|----------------------|---------|--|-----------------------|----------|-----|------------------|-----------------|
| All Statis                                                | Plots                |         |  |                       |          |     |                  |                 |
|                                                           | Measurement          | Sources |  | Jitter Components     | Current  | Acq | Averaged         | Select          |
| 1 >                                                       | Clock TIE1           | Ch1     |  | Random (RMS)          | 4.9719ps |     | 4.9673ps         |                 |
| 2 >                                                       | Clock PLL TIE1       | Ch1     |  | Deterministic (Pk-Pk) | 4.7259ns |     | 4.7218ns         | Measure         |
| 2 .                                                       |                      |         |  | Periodic              | 4.7259ns |     | 4.7218ns         | Run/Stop Single |
| 32                                                        |                      |         |  | Duty Cycle            | 0.00s    |     | 0.00s            |                 |
| 4 >                                                       |                      |         |  | Data Dependent (ISI)  | 0.00s    |     | 0.00s            | <u> </u>        |
| 5 >                                                       |                      |         |  | Total @ BER (Pk-Pk)   | 4.7865ns |     | 4.7823ns         | Clear New Acq   |
|                                                           |                      |         |  | Eye Opening @ BER     | 0.00ui   |     | 0.00ui           | 100             |
|                                                           |                      |         |  |                       |          |     |                  | 12.00 Tes       |
| Menu: R                                                   | esults->TIE:RjDj-BER | 2       |  |                       |          |     |                  | Status : Ready  |

Figure 12. Jitter components view.



Figure 13. *Jitter transfer test setup.* 

The precise magnitude of the periodic jitter (PJ) component can be obtained by doing Rj-Dj separation as shown in Figure 12. The Rj-Dj separation gives a periodic jitter peak-peak value of 4.7ns, which correlates well with cursor measurements from the time trend plot. The spectrum plot shows the periodic jitter has frequency of 225 KHz, and its RMS value correlates to the peak-peak value measured in time domain.

#### **Jitter Transfer**

The jitter transfer test compares the jitter coming out of a PLL with the jitter going into the PLL. The transfer function plot in TDSJIT3 makes it easy to accomplish this task. In TDSJIT3, configure one jitter measurement on the input signal to the PLL, and another equivalent jitter measurement on the output signal from the PLL. Then view the transfer function between these two measurements, conventionally using the output measurement as the numerator of the transfer function.

In the following example, the same FM signal used in the previous jitter tracking test section is used as the input signal. In TDSJIT3, the first measurement is a clock TIE on this FM signal. The second measurement should be a clock TIE on the output signal of a PLL under test with this FM signal as the input signal. Here a clock PLL TIE is selected as the second measurement. This configuration is used to test the software PLL in TDSJIT3. The software PLL is first order and has a cutoff frequency of 2.25 MHz, 10 times of the modulating signal frequency.

Application Note



Figure 14. Transfer function of a PLL.

| ]3] File Measurements Results Plot Log Utility Help |                |         |   |                       |           |     | TDSJIT3 Jitter Analysis |     |            | . <u>×</u> |
|-----------------------------------------------------|----------------|---------|---|-----------------------|-----------|-----|-------------------------|-----|------------|------------|
| All Statis                                          |                | Plots   | ; |                       |           |     |                         |     |            |            |
|                                                     | Measurement    | Sources |   | Jitter Components     | Current   | Acq | Averaged                |     | Sele       | et         |
| 1 >                                                 | Clock TIE1     | Ch1     |   | Random (RMS)          | 2.9670ps  |     | 2.9618ps                |     |            | ,          |
| 2 >                                                 | Clock PLL TIE1 | Ch1     |   | Deterministic (Pk-Pk) | 481.28ps  |     | 481.04ps                |     | Меазі      | ıre        |
|                                                     |                |         |   | Periodic              | 481.28ps  |     | 481.04ps                |     | un/Ston    | Single     |
| 3 >                                                 |                |         |   | Duty Cycle            | 0.00s     |     | 0.00s                   |     | univotop   | Single     |
| 4 >                                                 |                |         |   | Data Dependent (ISI)  | 0.00s     |     | 0.00s                   |     | X)         | \$~→       |
| 5 >                                                 |                |         |   | Total @ BER (Pk-Pk)   | 518.44ps  |     | 517.99ps                |     | Clear      | New Aca    |
|                                                     |                |         |   | Eye Opening @ BER     | 479.96mui |     | 480.42mui               |     |            |            |
| 6 >                                                 |                |         |   |                       |           |     |                         | - 1 | 23.0       | Yes        |
| Menu: Results->TIE:RjDj-BER                         |                |         |   |                       |           |     |                         | Sta | us : Ready |            |

► Figure 15. Jitter components of the PLL output.

To create the transfer function plot in TDSJIT3, go to Plot>Create and select the measurement corresponding to the output signal. Under "Add Plot", select Transfer Function, and then select the measurement corresponding to the input signal for the denominator of the transfer function.

Figure 14 shows that at the specified PLL cutoff frequency point, the transfer function has a gain of -149.2 m in units of log10. This gain can be converted to decibels (dB) by multiplying by 20. The result,

-3dB, confirms the bandwidth of the PLL under test. Note that the transfer function plot uses averaging by default, and that averaging several acquisitions will yield a smoother plot. Figure 15 shows that the periodic jitter at the output of the PLL is attenuated about 10 times compared to the value in Figure 12. This is consistent with the fact that the periodic jitter has a frequency about 10 times lower than the PLL cutoff frequency.

Application Note



► Figure 16. Step response of a PLL.



Figure 17. Transient response test example setup.

Application Note



Figure 18. Time trend plot of clock frequency.

#### **PLL Transient Response**

The transient response of a PLL shows how it responds to a step change of frequency. The frequency change may occur due to a step change in the input signal frequency, or a change in a divide ratio within the PLL. The output frequency of the PLL will move from the initial value to the new value through a transient period, as shown in Figure 16.

The following two parameters are commonly used to characterize the transient response:

- Step Time (*Td*): the time that the PLL takes to nominally reach the correct new frequency after a step change in input frequency.
- Settling Time (*Ts*): the time that the PLL takes to settle to within a specified range ( $f_2$ - $\Delta$ ,  $f_2$ + $\Delta$ ) after a step change in input frequency, where  $\Delta$  could be 2% or 5% of  $|f_2$ - $f_1|$ .

This transient response is a step response, so sometimes overshoot value is also used for characterization. For a linear time-invariant (LTI) system, the step response is the integral of the impulse response h(t). The Fourier transform of the impulse response is the transfer function H(s). So if either the transfer function or step response of a linear PLL is known, the other can be derived. Note that the transfer function H(s) is generally a complex function whereas the transfer function measurement in TDSJIT3 is magnitude-only.

The following example demonstrates how to measure the transient response using an oscilloscope and TDSJIT3. In order to capture the transient response, the oscilloscope needs to be triggered by the step signal. TDSJIT3 is used to measure the PLL output frequency. In this example, as shown in Figure 17, a step signal from a function generator is used as the external FM modulating signal to a signal generator. The transient response of the internal PLL in the signal generator is to be measured. The frequency modulated sinusoid signal from the generator is connected to CH1 of a TDS7404B. The step signal is also connected to CH3 for use as a trigger.

TDSJIT3 is configured to make a clock frequency measurement on CH1. The time trend plot in Figure 18 shows the step change of the frequency.

Application Note



Figure 19. Spectrum plot of clock frequency.

The large amount of high frequency noise obscures the characteristic of the transient response and should be removed. Low pass filtering can do this. The cutoff frequency of the low pass filter should be low enough to remove the unwanted noise but high enough to avoid affecting the transient response. The rise time of the PLL is correlated to its cutoff frequency. Same principle applies to the low pass filter. The following formula is a rule of thumb for calculating the effect of multiple rise times:

$$TR_{filtered} = \sqrt{TR_{PLL}^2 + TR_{filter}^2}$$

If the cutoff frequency of the PLL is known, then the cutoff frequency of the low pass filter can be set to any value higher than 3 to 5 times of the cutoff frequency of the PLL, so the filter will have no significant effects on the transient response. If the cutoff frequency of the PLL is unknown, an appropriate cutoff frequency for the low pass filter can be determined as follows: first look at the spectrum to identify the range of candidate cutoff frequencies. As shown in Figure 19, the lump at very low frequencies (below 3 MHz) is what needs to be kept; the spectrum beyond 16 MHz is noise that needs to be removed.

Application Note



Figure 20. Time trend plot of clock frequency using a low pass filter at 16 MHz, cursors for rise time measurement.



Figure 21. Time trend plot of clock frequency using a low pass filter at 4 MHz, cursors for rise time measurement.

Use several different values from the range determined in the previous step, and check the filtering effects. TDSJIT3 allows multiple instances of the same measurement (for example, clock frequency on CH1) to be created, with a different filter configuration for each of them. In this example, three clock frequency measurements are configured. The first clock frequency measurement is without a filter, as shown in Figure 18. The second and third ones include a low pass filter with cutoff frequency of 16 MHz and 4 MHz respectively, as shown in Figure 20 and 21. The rise times in Figure 20 and 21 measured by cursor are close enough to imply that the filter with 4 MHz cutoff frequency does not distort the transient response, and Figure 21 is clean enough to take measurement of the transient response parameters.

Application Note



▶ Figure 22. Cursor measurements on PLL step response.

In Figure 22, the plot zoom function has been used to expand the time scale in the area around the transient, to show greater detail. The plot cursors show that the step time *Td* is 409 ns. They also show that the initial and final frequencies are  $f_1 = 996.7$  MHz and  $f_2 = 1.004$  GHz.Finally, the cursors can be used to measure the frequency overshoot as about 2.5%.

#### Conclusions

As a general-purpose jitter and timing analysis application, TDSJIT3 is a convenient and powerful tool for analyzing and debugging circuits such as PLLs. It provides accurate measurements and clear plots in the time domain and frequency domain, helping users quickly characterize PLL characteristics such as jitter generation, jitter tolerance, jitter transfer and transient response.

#### References

[1] Roland E. Best, "Phase-locked Loops – Design, Simulation, and Applications". McGraw-Hill, 1999.

[2] Dan H. Wolaver, "Phase-locked Loop Circuit Design". Prentice Hall, 1991.

[3] "TDSJIT3 User Manual" Tektronix, Inc., 2004.



#### Power Measurement and Analysis Software - TDSPWR3

TDSPWR3 power measurement software transforms a digital oscilloscope into a sophisticated analysis tool that quickly measures and analyzes power dissipation in power supply switching devices and magnetic components, and then generates detailed test reports in customizable formats. Use TDSPWR3 with a Tektronix TDS5000B Series or TDS7054B/TDS7104B digital phosphor oscilloscope and differential and current probes, for a complete measurement system for power supply design and test.

#### Ethernet Compliance Test Software -TDSET3

TDSET3 Ethernet Compliance Test Software enables you to be more productive by automating a wide range of tests for 10BaseT, 100Base-TX and 1000BaseT technologies. With a comprehensive range of tests that include Return Loss, and a complete solution featuring an elaborate test fixture, you can efficiently design and validate the physical layer of your Ethernet devices.

# 

#### USB2.0 Compliance Test Package - TDSUSB2

Tektronix offers the USB-IF approved TDSUSB2 and the TDS7000B DPO as the industry's first complete solution for USB 2.0 physical layer testing. TDSUSB2 provides pre-defined oscilloscope set-ups for a variety of tests, eliminating the need for manual set-ups. A comprehensive compliance test fixture enables probing for a wide range of tests



#### **Optical Storage Analysis** and Measurement Software - TDSDVD

The TDSDVD optical storage analysis and measurement software package, coupled with Tektronix TDS5000B and TDS/CSA7000B Series digital phosphor oscilloscopes, is the first test tool to deliver the flexibility, analysis, time interval display, automatic industry-specific measurements, and familiar, analog-like display for design and test engineers developing state-of-the-art optical storage systems.

#### Contact Tektronix:

ASEAN / Australasia / Pakistan (65) 6356 3900 Austria +43 2236 8092 262 Belgium +32 (2) 715 89 70 Brazil & South America 55 (11) 3741-8360 Canada 1 (800) 661-5625 Central Europe & Greece +43 2236 8092 301 Denmark +45 44 850 700 Finland +358 (9) 4783 400 France & North Africa +33 (0) 1 69 86 80 34 Germany +49 (221) 94 77 400 Hong Kong (852) 2585-6688 India (91) 80-22275577 Italy +39 (02) 25086 1 Japan 81 (3) 6714-3010 Mexico, Central America & Caribbean 52 (55) 56666-333 The Netherlands +31 (0) 23 569 5555 Norway +47 22 07 07 00 People's Republic of China 86 (10) 6235 1230 Poland +48 (0) 22 521 53 40 Republic of Korea 82 (2) 528-5299 Russia, CIS & The Baltics +358 (9) 4783 400 South Africa +27 11 254 8360 Spain (+34) 901 988 054 Sweden +46 8 477 6503/4 Taiwan 886 (2) 2722-9622 United Kinadom & Eire +44 (0) 1344 392400 USA 1 (800) 426-2200 USA (Export Sales) 1 (503) 627-1916 For other areas contact Tektronix, Inc. at: 1 (503) 627-7111 Updated August 13, 2004

#### For Further Information

Tektronix maintains a comprehensive, constantly expanding collection of application notes, technical briefs and other resources to help engineers working on the cutting edge of technology. Please visit www.tektronix.com

### Ť

Copyright © 2004, Tektronix, Inc. All rights reserved. Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supersedes that in all previously published material. Specification and price change privileges reserved. TEKTRONIX and TEK are registered trademarks of Tektronix, Inc. All other trade names referenced are the service marks, trademarks or registered trademarks of their respective companies. 09/04 FLG/WOW

61W-18193-0

